

"Arquitetura e Organização de Computadores I – Aula\_03 – Linguagem de Máquina - Continuação"

Prof. Dr. Emerson Carlos Pedrino
DC/UFSCar
São Carlos

#### Procedimentos Aninhados

- Procedimento "Folha" -> não chama outro procedimento.
- Exemplo de procedimento não folha (cálculo de fatorial):

```
int fact (int n)
{
    if (n < 1) return (1);
       else return (n * fact(n-1));
}</pre>
```

# Exemplo de estrutura de pilha para o exemplo anterior



\$ra: endereço de retorno.

\$a0: registrador de argumento.



- A pilha acima de \$sp é preservada (se o procedimento chamado não escrever acima de \$sp).
- \$sp é preservado pelo procedimento chamado somando-se o mesmo valor que foi subtraído dele.
- Registradores salvos na pilha e restaurados de lá.

# Alocando espaço para novos dados na pilha

 Exemplo de alocação da pilha antes, durante e depois da chamada de um procedimento.



## Alocação de memória para programa e dados no MIPS (Convenção de *Software*)



#### Resumo

#### MIPS operands

| Name                         | Example                                                                    | Comments                                                                                                                                                                                                                                                       |
|------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                 | \$s0-\$s7,\$t0-\$t9,<br>\$zero,\$a0-\$a3,\$v0-\$v1,<br>\$gp,\$fp,\$sp,\$ra | Fast locations for data. In MIPS, data must be in registers to perform arithmetic. MIPS register \$zero always equals 0. \$gp (28) is the global pointer, \$sp (29) is the stack pointer, \$fp (30) is the frame pointer, and \$ra (31) is the return address. |
| 2 <sup>30</sup> memory words | Memory[0],<br>Memory[4], ,<br>Memory[4294967292]                           | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers, such as those saved on procedure calls.                                          |

#### MIPS assembly language

| Category           | Instruction                   | Example            | Meaning                                     | Comments                                        |
|--------------------|-------------------------------|--------------------|---------------------------------------------|-------------------------------------------------|
| Arithmetic         | add                           | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3                          | three register operands                         |
| Anthmetic          | subtract                      | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3                          | three register operands                         |
| Data transfer      | load word                     | lw \$s1,100(\$s2)  | \$s1 = Memory[\$s2 +100]                    | Data from memory to register                    |
| Data transfer      | store word                    | sw \$s1,100(\$s2)  | Memory[\$s2 +100] = \$s1                    | Data from register to memory                    |
|                    | and                           | and \$s1,\$s2,\$s3 | \$s1 = \$s2 & \$s3                          | three reg. operands; bit-by-bit AND             |
|                    | ог                            | or \$s1,\$s2,\$s3  | \$s1 = \$s2   \$s3                          | three reg. operands; bit-by-bit OR              |
|                    | nor                           | nor \$s1,\$s2,\$s3 | \$s1 = ~ (\$s2   \$s3)                      | three reg. operands; bit-by-bit NOR             |
| Logical            | and immediate                 | andi \$s1,\$s2,100 | \$51-\$52 & 100                             | Bit-by-bit AND reg with constant                |
|                    | or immediate                  | ori \$s1,\$s2,100  | \$s1 - \$s2   100                           | Bit-by-bit OR reg with constant                 |
|                    | shift left logical            | s11 \$s1,\$s2,10   | \$51 - \$52 << 10                           | Shift left by constant                          |
|                    | shift right logical           | srl \$\$s1,\$s2,10 | \$s1 - \$s2 >> 10                           | Shift right by constant                         |
|                    | branch on equal               | beq \$s1,\$s2,L    | if (\$s1 == \$s2) go to L                   | Equal test and branch                           |
|                    | branch on not equal           | bne \$s1,\$s2,L    | if (\$s1 != \$s2) go to L                   | Not equal test and branch                       |
| Conditional branch | set on less than              | slt \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; used with beq, bne           |
|                    | set on less than<br>immediate | s1t \$s1,\$s2,100  | if (\$52 < 100) \$51 = 1;<br>else \$51 = 0  | Compare less than immediate; used with beq, bne |
|                    | jump                          | j L                | go to L                                     | Jump to target address                          |
| Unconditional jump | jump register                 | jr \$ra            | go to \$ra                                  | For procedure return                            |
|                    | jump and link                 | jal L              | \$ra = PC + 4; go to L                      | For procedure call                              |

### Resumo

|            |        |        | N      | IIPS mach | ine langu | uage    |        |                               |
|------------|--------|--------|--------|-----------|-----------|---------|--------|-------------------------------|
| Name       | Format |        |        | Exa       | mple      |         |        | Comments                      |
| add        | R      | 0      | 18     | 19        | 17        | 0       | 32     | add \$s1,\$s2,\$s3            |
| sub        | R      | 0      | 18     | 19        | 17        | 0       | 34     | sub \$s1,\$s2,\$s3            |
| 1 w        | 1      | 35     | 18     | 17        | 100       |         |        | lw \$s1,100(\$s2)             |
| SW         | 1      | 43     | 18     | 17        |           | 100     |        | sw \$s1,100(\$s2)             |
| and        | R      | 0      | 18     | 19        | 17        | 0       | 36     | and \$s1,\$s2,\$s3            |
| or         | R      | 0      | 18     | 19        | 17        | 0       | 37     | or \$s1,\$s2,\$s3             |
| nor        | R      | 0      | 18     | 19        | 17        | 0       | 39     | nor \$s1,\$s2,\$s3            |
| and1       | 1      | 12     | 18     | 17        |           | 100     |        | andi \$s1,\$s2,100            |
| ori        | 1      | 13     | 18     | 17        |           | 100     |        | ori \$s1,\$s2,100             |
| s11        | R      | 0      | 0      | 18        | 17        | 10      | 0      | sll \$s1,\$s2,10              |
| sr1        | R      | 0      | 0      | 18        | 17        | 10      | 2      | sr1 \$s1,\$s2,10              |
| beq        | 1      | 4      | 17     | 18        |           | 25      |        | beq \$s1,\$s2,100             |
| bne        | 1      | 5      | 17     | 18        |           | 25      |        | bne \$s1,\$s2,100             |
| slt        | R      | 0      | 18     | 19        | 17        | 0       | 42     | slt \$s1,\$s2,\$s3            |
| j          | J      | 2      |        |           | 2500      |         |        | j 10000 (see Section 2.9)     |
| jr         | R      | 0      | 31     | 0         | 0         | 0       | 8      | jr \$ra                       |
| jal        | J      | 3      |        |           | 2500      |         |        | jal 10000 (see Section 2.9)   |
| Field size |        | 6 bits | 5 bits | 5 bits    | 5 bits    | 5 bits  | 6 bits | All MIPS instructions 32 bits |
| R-format   | R      | ор     | rs     | rt        | rd        | shamt   | funct  | Arithmetic instruction format |
| l-format   | 1      | ор     | rs     | rt        |           | address |        | Data transfer, branch format  |

#### Instruções para mover bytes

- lb (*load byte*) e sb (*store byte*).
- Exemplo: (modo big endian)

```
1b $t0,0($sp)  # Read byte from source
sb $t0,0($gp) # Write byte to destination
```

### Tabela ASCII

| ASCII<br>value | Char-<br>acter |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 32             | space          | 48             | 0              | 64             | @              | 80             | P              | 96             | *              | 112            | р              |
| 33             | !              | 49             | 1              | 65             | Α              | 81             | Q              | 97             | a              | 113            | q              |
| 34             |                | 50             | 2              | 66             | В              | 82             | R              | 98             | b              | 114            | r              |
| 35             | #              | 51             | 3              | 67             | С              | 83             | S              | 99             | С              | 115            | 8              |
| 36             | \$             | 52             | 4              | 68             | D              | 84             | Т              | 100            | d              | 116            | t              |
| 37             | %              | 53             | 5              | 69             | E              | 85             | U              | 101            | e              | 117            | u              |
| 38             | &              | 54             | 6              | 70             | F              | 86             | ٧              | 102            | f              | 118            | ν              |
| 39             | '              | 55             | 7              | 71             | G              | 87             | W              | 103            | g              | 119            | w              |
| 40             | (              | 56             | 8              | 72             | Н              | 88             | Х              | 104            | h              | 120            | х              |
| 41             | )              | 57             | 9              | 73             | ı              | 89             | Y              | 105            | i              | 121            | у              |
| 42             | *              | 58             | :              | 74             | J              | 90             | Z              | 106            | j              | 122            | z              |
| 43             | +              | 59             | ;              | 75             | K              | 91             | [              | 107            | k              | 123            | {              |
| 44             |                | 60             | <              | 76             | L              | 92             | \              | 108            | ı              | 124            |                |
| 45             |                | 61             | =              | 77             | M              | 93             | ]              | 109            | m              | 125            | }              |
| 46             |                | 62             | >              | 78             | N              | 94             | ٨              | 110            | n              | 126            | ~              |
| 47             | /              | 63             | ?              | 79             | 0              | 95             | -              | 111            | 0              | 127            | DEL            |

### Representação de strings

- 0 *null* em ASCII. Usado em *C:* final de *string*.
- \*Exercício: Qual é a representação da string "Cal" em C?
  - Sol.: 67, 97, 108, 0.

### Exemplo

```
void strcpy (char x[], char y[])
{
    int i;
    i = 0;
    while ((x[i] = y[i]) != '\0') /* copy & test byte */
    i += 1;
}
```

Copia string y na string x

### Exemplo: código em assembly

#### Endereços:

### Exemplo: código em assembly

```
add \$s0,\$zero,\$zero \# i = 0 + 0
L1: add \$t1,\$s0,\$a1 \# address of y[i] in \$t1
lb \$t2, 0(\$t1) \# \$t2 = y[i]
add \$t3,\$s0,\$a0 \# address of x[i] in \$t3 \$t2, 0(\$t3) \# x[i] = y[i]
```

### Exemplo: código em assembly

# Endereçamento MIPS (lui: load upper immediate)

- Operandos imediatos de 32 bits.
- Registrador \$at: temporário e disponível para o montador lidar com constantes longas.

| (      | 001111         | 00000              | 01000             | 0000 0000 1111 1111 |
|--------|----------------|--------------------|-------------------|---------------------|
|        |                |                    |                   |                     |
|        |                |                    |                   |                     |
| ents d | of register \$ | t 0 after executir | ng lui \$t0, 255: | 4                   |

#### Exercício\*

- Qual é o código assembly do MIPS para carregar a constante de 32 bits dada a seguir no registrador \$s0?
- Cte -> 0000 0000 0011 1101 0000 1001 0000 0000
- Sol.:
  - lui \$s0,61
  - ori \$s0,\$s0,2304
  - \*Obs.: Mostrar o que aconteceria se fosse utilizada a instrução addi em vez de ori?

# Endereçamento em desvios condicionais e *jumps*

- Formato do tipo J.
- Ex: j 10000 # vai para a posição 10000 (x 4).
- Ex: instrução de jump.



Relativo à WORD. Dois Bits implícitos (28 bits).

### Instrução de desvio condicional

- Ex: bne \$s0,\$s1,Exit # vai para Exit se \$s0 <> \$s1.
- End = 16 bits ->  $2^{16}$ .
- Pode-se desviar dentro de ±2<sup>15</sup> em relação a (PC+4).

| 5      | 16     | 17     | Exit    |
|--------|--------|--------|---------|
| 6 bits | 5 bits | 5 bits | 16 bits |

### Exemplo

```
Loop:sll $t1,$s3,2 # Temp reg $t1 = 4 * i
    add $t1,$t1,$s6  # $t1 = address of save[i]
lw $t0,0($t1)  # Temp reg $t0 = save[i]
    bne $t0,$s5, Exit # go to Exit if save[i] \neq k
    addi $s3,$s3,1 # i = i + 1
        Loop # go to Loop
Exit:
80000
         0
                          19
                                  9
                                                   0
                  0
                                          4
80004
         0
                                                  32
                  9
                          22
                                  9
                                          0
                                                             2 words +
80008
                                          0
         35
                  9
                          8
                                                                80016
80012
                          21
                                          2
80016
          8
                 19
                          19
                                          1
80020
         2
                                20000
80024
         . . .
                                                    Exit
                          20000x4 Loop
                                                                        20
```

## Desviando para um lugar mais distante

#### Exercício\*

- Dado um desvio onde o registrador \$s0 é igual ao registrador \$s1, beq \$s0,\$s1,L1, substitua-o por um par de instruções que ofereça uma distância de desvio muito maior.
- Sol.:
- bne \$s0,\$s1,L2
- j L1
- L2:

# Resumo dos modos de endereçamento no MIPS

- Endereçamento imediato: addi \$s1, \$s2, 100
- Endereçamento de registrador: add \$s1, \$s2, \$s3
- Endereçamento de base: lw \$s1, 100(\$s2)
- Endereçamento relativo ao PC: beq \$s1, \$s2, DESTINO
- Endereçamento absoluto: j DESTINO

### Formato de instruções do MIPS

| Name       |        |        | Fie                     | lds    |        |        | Comments                      |
|------------|--------|--------|-------------------------|--------|--------|--------|-------------------------------|
| Field size | 6 bits | 5 bits | 5 bits                  | 5 bits | 5 bits | 6 bits | All MIPS instructions 32 bits |
| R-format   | ор     | rs     | rt                      | rd     | shamt  | funct  | Arithmetic instruction format |
| l-format   | ор     | rs     | rs rt address/immediate |        |        |        | Transfer, branch, 1mm. format |
| J-format   | op     |        | target address          |        |        |        | Jump instruction format       |

## Resumo até aqui

#### MIPS operand:

| Rame                            | Example                                                                                 | Comments                                                                                                                                                                                                             |
|---------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$50-\$57, \$t0-\$t9, \$zero, \$a0-<br>\$a3, \$v0-\$v1, \$gp, \$fp, \$sp,<br>\$ra, \$at | Fast locations for data, in MIPS, data must be in registers to perform erithmetic, MIPS register \$2 ero always equals 0. Register \$at is reserved for the assembler to handle large constants.                     |
| 2 <sup>30</sup> memory<br>words | Memory(0),<br>Memory(4),,<br>Memory(4294967292)                                         | Accessed only by data transfer instructions, MPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers, such as those saved on procedure calls. |

#### MIPS assembly language

| Category      | Instruction                | Example            | Meaning                                   | Comments                            |
|---------------|----------------------------|--------------------|-------------------------------------------|-------------------------------------|
|               | add                        | add \$s1,\$s2,\$s3 | \$51 = \$52 + \$53                        | Three register operands             |
| Arithmetic    | subtract                   | sub \$s1,\$s2,\$s3 | \$1 - \$12 - \$13                         | Three register operands             |
|               | add immediate              | add1 \$s1,\$s2,100 | \$1 = \$12 + 100                          | Used to add constants               |
|               | load word                  | 1w \$s1,100(\$s2)  | \$51 = Memory(\$52 + 100)                 | Word from memory to register        |
|               | store word                 | sw \$s1,100(\$s2)  | Memon(\$52 + 100) = \$51                  | Word from register to memory        |
|               | load half                  | Th \$s1,100(\$s2)  | \$s1 = Memory(\$s2 + 100)                 | Halfword memory to register         |
| Data transfer | store half                 | sh \$1,100(\$82)   | Memory[162 + 100] = \$61                  | Halfword register to memory         |
|               | load byte                  | 1b \$s1.100(\$s2)  | \$\$1 = Memory(\$\$2 + 100)               | Byte from memory to register        |
|               | atore byte                 | sb \$s1.100(\$s2)  | Memory(\$52 + 100] = \$51                 | Byte from register to memory        |
|               | lead upper immed.          | lui \$11,100       | \$51 = 100 + 2 <sup>56</sup>              | Loads constant in upper 16 bits     |
|               | and                        | and \$s1,\$s2,\$s3 | \$1 = \$12 & \$13                         | Three reg, operands; bit-by-bit AND |
|               | or                         | or \$51,\$52,\$53  | \$s1 = \$s2   \$s3                        | Three reg, operands; bit-by-bit OR  |
|               | nor                        | nor \$51,\$52,\$53 | \$81 = ~ (\$82  \$83)                     | Three reg, operands; bit-by-bit NOR |
| Logical       | and immediate              | andi \$51,\$52,100 | \$1 = \$12 & 100                          | Bit-bybit AND reg with constant     |
|               | or immediate               | ori \$81,\$82,100  | \$81 = \$82   100                         | Bit-by-bit OR reg with constant     |
|               | shift left logical         | s11 \$s1,\$s2,10   | \$51 = \$52 << 10                         | Shift left by constant              |
|               | whift right logical        | srl \$51,\$52,10   | \$11 = \$52 >> 10                         | Shift right by constant             |
|               | branch on equal            | beq \$s1,\$s2,25   | # (\$s1 \$s2) go to<br>PC + 4 + 100       | Equal test; PC-relative branch      |
| Conditional   | branch on not equal        | bne \$s1,\$s2,25   | # (\$s1 t= \$s2) go to<br>PC + 4 + 100    | Not equal test; PC-relative         |
| brench        | set on less than           | s7t \$51,\$52,\$53 | f(\$52 < \$53) \$51 = 1;<br>else \$51 = 0 | Compare less than; for beq, bne     |
|               | set less than<br>Immediate | siti \$51,\$52,100 | # (\$52 < 100) \$5] = 1;<br>else \$51 = 0 | Compare less than constant          |
|               | jump                       | J 2500             | go to 10000                               | Jump to target address              |
| Uncondi-      | jump register              | jr šra             | go to \$ra                                | For switch, procedure return        |
| tional jump   | jump and link              | dal 2500           | \$ra = PC + 4; go to 10000                | For procedure call                  |